### INTEGRATED CIRCUITS

## DATA SHEET



# SAA3323 Drive processor for DCC systems

Preliminary specification
File under Integrated Circuits, IC01

May 1994

### **Philips Semiconductors**



**PHILIPS** 

**SAA3323** 

#### **FEATURES**

- Operating supply voltage: 2.7 to 3.6 V
- Low power dissipation: 84 mW (typ)
- Single chip digital equalizer, tape formatting and error correction
- 8-bit flash analog-to-digital converter (ADC) for low symbol error rate
- Two switchable Infinite Impulse-Response (IIR) filter sections
- 10-tap Finite Impulse-Response (FIR) filter per main data channel, with 8 bit coefficients, identical for all main channels
- 10-tap FIR filter for the AUX channel
- Analog and digital eye outputs
- Interrupt line triggered by internal auxiliary envelope processing e.g. label, counter, and others
- · Robust programmable digital PLL clock extraction unit
- Low power SLEEP mode
- Slew rate limited Electromagnetic Compatibility (EMC) friendly output
- Digital Compact Cassette (DCC) optimized error correction
- Programmable symbol synchronization strategy for tape input data
- Microcontroller control of capstan servo possible during playback and recording



- Frequency and phase regulation of capstan servo during playback
- Choice of Dynamic Random Access Memory (DRAM) and Static Random Access Memory (SRAM) types for system Random Access Memory (RAM)
- Scratch pad RAM for microcontroller in system RAM
- Integrated interface for Precision Adaptive Sub-band Coding (PASC) data bus
- Three wire microcontroller 'L3' interface
- · Protection against invalid auxiliary data
- Seamless joins between recordings.

### **GENERAL DESCRIPTION**

The SAA3323 performs the drive processor function in the DCC system. This function is built up of digital equalizer, error correction and tape formatting functions. The digital equalizer is intended for use with DCC read amplifiers TDA1318 or TDA1380. The tape formatting and error correction circuit is intended for use with PASC ICs SAA2003 and SAA2013, and write amplifiers TDA1319 or TDA1381.

#### ORDERING INFORMATION

| TYPE NUMBER |      | I                     | PACKAGE  |          |
|-------------|------|-----------------------|----------|----------|
| TIPL NOMBER | PINS | PIN POSITION          | MATERIAL | CODE     |
| SAA3323H    | 80   | TQFP80 <sup>(1)</sup> | plastic  | SOT315-1 |
| SAA3323GP   | 80   | QFP80 <sup>(1)</sup>  | plastic  | SOT318-2 |

#### Note

1. When using reflow soldering it is recommended that the Dry Packing instructions in the "Quality Reference Pocketbook" are followed. The pocketbook can be ordered using the code 9398 510 34011.

**SAA3323** 

### **BLOCK DIAGRAM**



SAA3323

### **PINNING**

| PIN              |       | IN     |                                                 | ( (4)               |
|------------------|-------|--------|-------------------------------------------------|---------------------|
| SYMBOL           | QFP80 | TQFP80 | DESCRIPTION                                     | TYPE <sup>(1)</sup> |
| SBWS             | 1     | 79     | word select for sub-band PASC interface         | I/O (1 mA)          |
| SBCL             | 2     | 80     | bit clock for sub-band PASC interface           | I/O (1 mA)          |
| SBDA             | 3     | 1      | data line for sub-band PASC interface           | I/O (1 mA)          |
| SBDIR            | 4     | 2      | direction line for sub-band PASC interface      | O (1 mA)            |
| SBMCLK           | 5     | 3      | master clock for sub-band PASC interface        | Ţ                   |
| URDA             | 6     | 4      | unreliable data                                 | O (1 mA)            |
| L3MODE           | 7     | 5      | mode line for L3 interface                      | I                   |
| L3CLK            | 8     | 6      | bit clock line for L3 interface                 | I                   |
| L3DATA           | 9     | 7      | serial data line for L3 interface               | I/O (2 mA)          |
| L3INT            | 10    | 8      | L3 interrupt output                             | O (1 mA)            |
| V <sub>DD1</sub> | 11    | 9      | digital supply voltage                          | S                   |
| V <sub>SS1</sub> | 12    | 10     | digital ground                                  | S                   |
| L3REF            | 13    | 11     | L3 bus timing reference                         | O (1 mA)            |
| RESET            | 14    | 12     | reset SAA3323                                   | I                   |
| SLEEP            | 15    | 13     | sleep mode selection of SAA3323                 | I                   |
| CLK24            | 16    | 14     | 24.576 MHz clock input                          | I                   |
| AZCHK            | 17    | 15     | channel 0 and channel 7 azimuth monitor         | O (1 mA)            |
| MCLK             | 18    | 16     | 6.144 MHz clock output                          | O (1 mA)            |
| TEST3            | 19    | 17     | TEST3 output; do not connect                    | O (1 mA)            |
| ERCOSTAT         | 20    | 18     | ERCO status, for symbol error rate measurements | O (1 mA)            |
| ŌĒN              | 21    | 19     | output enable for RAM                           | O (2 mA)            |
| A10/RAS          | 22    | 20     | address SRAM; RAS DRAM                          | O (2 mA)            |
| V <sub>DD2</sub> | 23    | 21     | digital supply voltage                          | S                   |
| V <sub>SS2</sub> | 24    | 22     | digital ground                                  | S                   |
| D7               | 25    | 23     | data SRAM                                       | I/O (4 mA)          |
| D6               | 26    | 24     | data SRAM                                       | I/O (4 mA)          |
| D5               | 27    | 25     | data SRAM                                       | I/O (4 mA)          |
| D4               | 28    | 26     | data SRAM                                       | I/O (4 mA)          |
| D3               | 29    | 27     | data SRAM; data DRAM                            | I/O (4 mA)          |
| D2               | 30    | 28     | data SRAM; data DRAM                            | I/O (4 mA)          |
| D1               | 31    | 29     | data SRAM; data DRAM                            | I/O (4 mA)          |
| V <sub>DD7</sub> | 32    | 30     | digital supply voltage for RAM                  | S                   |
| V <sub>SS7</sub> | 33    | 31     | digital ground for RAM                          | S                   |
| D0               | 34    | 32     | data SRAM; data DRAM                            |                     |
| A0               | 35    | 33     | address SRAM; address DRAM                      | O (2 mA)            |
| A1               | 36    | 34     | address SRAM; address DRAM O (2                 |                     |
| A2               | 37    | 35     | address SRAM; address DRAM O (2 r               |                     |
| A3               | 38    | 36     | address SRAM; address DRAM O (2                 |                     |

SAA3323

| OVMDOL              | Р     | IN     | DECODIBATION                                                 | TVDE(1)             |  |
|---------------------|-------|--------|--------------------------------------------------------------|---------------------|--|
| SYMBOL              | QFP80 | TQFP80 | DESCRIPTION                                                  | TYPE <sup>(1)</sup> |  |
| A4                  | 39    | 37     | address SRAM; address DRAM                                   | O (2 mA)            |  |
| V <sub>SS3</sub>    | 40    | 38     | digital ground                                               |                     |  |
| $V_{DD3}$           | 41    | 39     | digital supply voltage                                       | S                   |  |
| A5                  | 42    | 40     | address SRAM; address DRAM                                   | O (2 mA)            |  |
| A6                  | 43    | 41     | address SRAM; address DRAM                                   | O (2 mA)            |  |
| A7                  | 44    | 42     | address SRAM; address DRAM                                   | O (2 mA)            |  |
| A12/PINO5           | 45    | 43     | address SRAM; Port expander output 5                         | O (2 mA)            |  |
| A14/PINO1           | 46    | 44     | address SRAM; Port expander output 1                         | O (2 mA)            |  |
| A16/PINO3           | 47    | 45     | address SRAM; Port expander output 3                         | O (2 mA)            |  |
| A15/PINO4           | 48    | 46     | address SRAM; Port expander output 4                         | O (2 mA)            |  |
| WEN                 | 49    | 47     | write enable for RAM                                         | O (2 mA)            |  |
| A13/PINO2           | 50    | 48     | address SRAM; Port expander output 2                         | O (2 mA)            |  |
| A8                  | 51    | 49     | address SRAM; address DRAM                                   | O (2 mA)            |  |
| $V_{DD4}$           | 52    | 50     | digital supply voltage                                       | S                   |  |
| V <sub>SS4</sub>    | 53    | 51     | digital ground                                               | S                   |  |
| A9/CAS              | 54    | 52     | address SRAM; CAS for DRAM                                   | O (2 mA)            |  |
| A11                 | 55    | 53     | address SRAM                                                 |                     |  |
| SPEED               | 56    | 54     | Pulse Width Modulation (PWM) capstan control output for deck |                     |  |
| PINO2               | 57    | 55     | Port expander output 2                                       |                     |  |
| WDATA               | 58    | 56     | serial output to write amplifier                             |                     |  |
| TCLOCK              | 59    | 57     | 3.072 MHz clock output for tape I/O                          |                     |  |
| $V_{SS5}$           | 60    | 58     | digital ground                                               |                     |  |
| $V_{DD5}$           | 61    | 59     | digital supply voltage                                       | S                   |  |
| TEST2               | 62    | 60     | TEST mode select; do not connect                             | I <sub>pd</sub>     |  |
| RDMUX               | 63    | 61     | analog multiplexed input from read amplifier                 | I <sub>A</sub>      |  |
| V <sub>ref(p)</sub> | 64    | 62     | ADC positive reference voltage                               | I <sub>A</sub>      |  |
| V <sub>ref(n)</sub> | 65    | 63     | ADC negative reference voltage                               | I <sub>A</sub>      |  |
| SUBSTR              | 66    | 64     | substrate connection                                         | I <sub>A</sub>      |  |
| BIAS                | 67    | 65     | bias current for ADC                                         | I <sub>A</sub>      |  |
| V <sub>SSA</sub>    | 68    | 66     | analog ground                                                | S                   |  |
| $V_{DDA}$           | 69    | 67     | analog supply voltage                                        | S                   |  |
| ANAEYE              | 70    | 68     | analog eye pattern output                                    | O <sub>A</sub>      |  |
| RDSYNC              | 71    | 69     | synchronization output for read amplifier                    | O (1 mA)            |  |
| $V_{DD6}$           | 72    | 70     | digital supply voltage                                       | S                   |  |
| V <sub>SS6</sub>    | 73    | 71     | digital ground                                               | S                   |  |
| CHTST1              | 74    | 72     | channel test pin 1                                           | O (1 mA)            |  |
| CHTST2              | 75    | 73     | channel test pin 2                                           | O (1 mA)            |  |
| TEST0               | 76    | 74     | TEST mode select; do not connect                             | I <sub>pd</sub>     |  |
| 0.0                 | 77    | 75     | TEST mode select; do not connect   Ip                        |                     |  |

**SAA3323** 

| SYMBOL  |       | IN     | DESCRIPTION                   | TYPE <sup>(1)</sup> |  |
|---------|-------|--------|-------------------------------|---------------------|--|
| STWIDOL | QFP80 | TQFP80 | DESCRIPTION                   | ITPE(')             |  |
| PINI    | 78    | 76     | Port expander input           | I                   |  |
| PINO1   | 79    | 77     | Port expander output 1        | O (1 mA)            |  |
| SBEF    | 80    | 78     | sub-band PASC error flag line | O (1 mA)            |  |

#### Note

1. I = input; I<sub>A</sub> = analog input; I<sub>pd</sub> = input with pull-down resistance; I/O = bidirectional; O = output; O<sub>A</sub> = analog output; O<sub>t</sub> = 3-state output; S = supply.



**SAA3323** 



Preliminary specification



### Drive processor for DCC systems

**SAA3323** 

A simplified block diagram of the SAA3323 is shown in Fig.1.

### DCC drive processing

The SAA3323 provides the following functions for the DCC drive processing.

#### PLAYBACK MODES

- · Analog-to-digital conversion
- Tape channel equalization
- · Tape channel data and clock recovery
- 10-to-8 demodulation
- · Data placement in system RAM
- · C1 and C2 error correction decoding
- · Interfacing to sub-band serial PASC interface
- Interfacing to microcontroller for SYSINFO and AUX data
- · Capstan control for tape deck.

### RECORD MODES

- · Interfacing to sub-band serial PASC interface
- C1 and C2 error correction encoding
- · Formatting for tape transfer
- 8-to-10 modulation
- Interfacing to microcontroller for SYSINFO and AUX data
- Capstan control for tape deck, programmable by microcontroller.

#### **SEARCH MODE**

- Detection and interpretation of AUX envelope information
- AUX envelope counting
- · Search speed estimation.

### Tape Formatting and Error (TFE) correction module

The TFE module has 3 basic modes of operation as shown in Table 1.

Table 1 Basic modes of TFE module.

| MODE | EXPLANATION                                         |
|------|-----------------------------------------------------|
| DPAP | audio and SYSINFO (main data) play;<br>AUX play     |
| DPAR | audio and SYSINFO (main data) play;<br>AUX record   |
| DRAR | audio and SYSINFO (main data) record;<br>AUX record |

#### TFE REGISTERS

The TFE module has 8 writable and 5 readable registers that are accessible via the L3 interface, one write register (CMD) and four read registers (STATUS0 to STATUS3) which are directly addressable, the other registers are indirectly addressable via commands sent to the CMD register. The registers are named as shown in Table 2.

Table 2 TFE register names.

| REGISTER NAME       | READ/WRITE |
|---------------------|------------|
| CMD                 | W          |
| STATUS0             | R          |
| STATUS1             | R          |
| STATUS2             | R          |
| STATUS3             | R          |
| SET0                | W          |
| SET1                | W          |
| SET2                | W          |
| SET3 <sup>(1)</sup> | W          |
| SPDDTY              | W          |
| BYTCNT              | W          |
| RACCNT              | W          |
| SPEED               | R          |

#### Note

 The 4 LSBs of register 'SET3' set RAM type (RType) and RAM timing (RTim). See Table 3.

For normal operation the 4 MSBs of register 'SET3' should be logic 0.

### Drive processor for DCC systems

**SAA3323** 

**Table 3** RAM settings by register SET3.

| RAM     | REGISTER SET3 |
|---------|---------------|
| RTYPE 0 | bit 0         |
| RTYPE 1 | bit 1         |
| RTim 0  | bit 2         |
| RTim 1  | bit 3         |

### TFE DATA STREAMS

The TFE module has three read/write data streams that are accessible via the L3 interface and they are shown in Table 4.

 Table 5
 TFE commands.

| Table 4 | ΤF | Εc | lata | streams. |
|---------|----|----|------|----------|
|---------|----|----|------|----------|

| DATA STREAM NAME | READ/WRITE |
|------------------|------------|
| SYSINFO          | R/W        |
| AUXINFO          | R/W        |
| Scratch pad RAM  | R/W        |

### TFE 'COMMANDS'

These are the commands that need to be sent to the TFE in order to access the indirectly accessible registers and the data streams, see Table 5.

| NAME     |   | ( | COM | MAI | ND E | ЗҮТІ | E |   | EVDI ANATIONI                                 |
|----------|---|---|-----|-----|------|------|---|---|-----------------------------------------------|
| NAME     | 7 | 6 | 5   | 4   | 3    | 2    | 1 | 0 | EXPLANATION                                   |
| RDSPEED  | 0 | 0 | 0   | 0   | 0    | 0    | 0 | 0 | read SPEED register                           |
| LDSET0   | 0 | 0 | 0   | 1   | 0    | 0    | 0 | 0 | load new TFE settings register 0              |
| LDSET1   | 0 | 0 | 0   | 1   | 0    | 0    | 0 | 1 | load new TFE settings register 1              |
| LDSET2   | 0 | 0 | 0   | 1   | 0    | 0    | 1 | 0 | load new TFE settings register 2              |
| LDSET3   | 0 | 0 | 0   | 1   | 0    | 0    | 1 | 1 | load new TFE settings register 3              |
| LDSPDDTY | 0 | 0 | 0   | 1   | 0    | 1    | 0 | 1 | load SPDDTY register                          |
| LDBYTCNT | 0 | 0 | 0   | 1   | 0    | 1    | 1 | 1 | load BYTCNT register                          |
| LDRACCNT | 0 | 0 | 0   | 1   | 1    | 0    | 0 | 0 | load RACCNT register                          |
| RDAUX    | 0 | 0 | 1   | 0   | 0    | 0    | 0 | 0 | read AUXILIARY information                    |
| RDSYS    | 0 | 0 | 1   | 0   | 0    | 0    | 0 | 1 | read SYSINFO                                  |
| RDDRAC   | Y | Z | 1   | 0   | 0    | 0    | 1 | 0 | read RAM data bytes (8 bits) from quarter YZ  |
| RDWDRAC  | Y | Z | 1   | 0   | 0    | 0    | 1 | 1 | read RAM data words (12 bits) from quarter YZ |
| WRAUX    | 0 | 0 | 1   | 1   | 0    | 0    | 0 | 0 | write AUXILIARY information                   |
| WRSYS    | 0 | 0 | 1   | 1   | 0    | 0    | 0 | 1 | write SYSINFO                                 |
| WRDRAC   | Y | Z | 1   | 1   | 0    | 0    | 1 | 0 | write RAM data bytes (8 bits) to quarter YZ   |
| WRWDRAC  | Υ | Z | 1   | 1   | 0    | 0    | 1 | 1 | write RAM data words (12 bits) to quarter YZ  |

### Digital equalizer module

The digital equalizer module has 2 basic modes of operation as shown in Table 6.

 Table 6
 Basic modes of equalizer module.

| MODE   | EXPLANATION                                                          |
|--------|----------------------------------------------------------------------|
| Play   | main data and AUX channels are equalized                             |
| Search | only AUX channel is processed; AUX envelope information is processed |

DIGITAL EQUALIZER REGISTERS

The digital equalizer module has 9 write only, 3 read only and 1 read/write register(s) that are accessible via the L3 interface, one write register (CMD) and 2 read registers (STATUS0 and STATUS1) which are directly addressable, the other registers are indirectly addressable via commands sent to the CMD register. The registers are named as shown in Table 7.

### Drive processor for DCC systems

**SAA3323** 

Table 7 Digital equalizer register names.

| REGISTER NAME | READ/WRITE |
|---------------|------------|
| CMD           | W          |
| STATUS0       | R          |
| STATUS1       | R          |
| COEFCNT       | W          |
| FCTRL         | W          |
| CHT1SEL       | W          |
| CHT2SEL       | W          |
| ANAEYE        | W          |
| AEC           | R/W        |
| SSPD          | R          |
| INTMASK       | W          |
| DEQ2SET       | W          |
| CLKSET        | W          |

### **DATA STREAMS**

The digital equalizer module has one write only and one read only data stream that are accessible via the L3 interface and they are shown in Table 8.

Table 8 Digital equalizer data streams.

| DATA STREAM NAME                  | READ/WRITE |
|-----------------------------------|------------|
| FIR coefficients to buffer bank   | W          |
| FIR coefficients from active bank | W          |

### DIGITAL EQUALIZER "COMMANDS"

These are the commands that need to be sent to the digital equalizer in order to access the indirectly accessible registers and the data streams.

 Table 9
 Digital equalizer commands.

|           |   |   |    |     |      |     |   |   | ,                                                            |
|-----------|---|---|----|-----|------|-----|---|---|--------------------------------------------------------------|
| NAME      |   | C | ОМ | MAI | ND E | ЗҮТ | E |   | EXPLANATION                                                  |
| NAME      | 7 | 6 | 5  | 4   | 3    | 2   | 1 | 0 | EXPLANATION                                                  |
| WRCOEF    | 0 | 0 | 1  | 1   | 0    | 0   | 0 | 0 | write FIR coefficients to the digital equalizer buffer bank  |
| RDCOEF    | 0 | 0 | 1  | 0   | 0    | 0   | 0 | 0 | read FIR coefficients from the digital equalizer active bank |
| LDCOEFCNT | 0 | 0 | 0  | 1   | 0    | 0   | 1 | 1 | load FIR coefficient counter                                 |
| LDFCTRL   | 0 | 0 | 0  | 1   | 0    | 1   | 0 | 0 | load filter control register                                 |
| LDT1SEL   | 0 | 0 | 0  | 1   | 0    | 1   | 1 | 0 | load CHTST1 pin selection register                           |
| LDT2SEL   | 0 | 0 | 0  | 1   | 0    | 1   | 1 | 1 | load CHTST2 pin selection register                           |
| LDTAEYE   | 0 | 0 | 0  | 1   | 1    | 0   | 0 | 0 | load ANAEYE channel selection register                       |
| LDAEC     | 0 | 0 | 0  | 1   | 1    | 0   | 0 | 1 | load AEC counter                                             |
| RDAEC     | 0 | 0 | 1  | 0   | 0    | 0   | 1 | 0 | read AEC counter                                             |
| RDSSPD    | 0 | 0 | 1  | 0   | 0    | 1   | 0 | 0 | read SEARCH speed register                                   |
| LDINTMSK  | 0 | 0 | 0  | 1   | 0    | 0   | 1 | 0 | load interrupt mask register                                 |
| LDDEQ3SET | 0 | 0 | 0  | 1   | 0    | 0   | 0 | 0 | load digital equalizer settings register                     |
| LDCLKSET  | 0 | 0 | 0  | 1   | 0    | 0   | 0 | 1 | load PLL clock extraction settings register                  |

Table 10 Filter control register.

| BIT     | 7 | 6 | 5 | 4                  | 3   | 2   | 1    | 0     |
|---------|---|---|---|--------------------|-----|-----|------|-------|
| Meaning | _ | _ | _ | μCS <sup>(1)</sup> | SH1 | SH0 | Rese | erved |
| Default | 0 | 0 | 0 | 0                  | 1   | 0   | 1    | 1     |

### Note

μCS is a microcontroller controlled coefficient bank switch. This causes the filter coefficients to be activated at a time
that is safe for the digital equalizer, i.e. at the end of the FIR program and that the complete value of coefficient
number 9 has been received.

### Drive processor for DCC systems

**SAA3323** 

Table 11 SH1 and SH2 (FIR output scaling).

| SH |   | EFFECT ON FIR OUTPUT |  |  |  |  |
|----|---|----------------------|--|--|--|--|
| 1  | 0 | EFFECT ON FIR OUTPUT |  |  |  |  |
| 0  | 0 | FIR mod 256          |  |  |  |  |
| 0  | 1 | FIR mod 256          |  |  |  |  |
| 1  | 0 | FIR mod 256          |  |  |  |  |
| 1  | 1 | FIR mod 256          |  |  |  |  |

#### Transfer of FIR coefficients

For the main data channels (tracks 0 to 7) there are 10 coefficients (taps) each of 8 bits, where all of the data channels make use of the same coefficients. The addresses for the main data coefficients 0 to 9 are 0 to  $9_{\rm dec}$  respectively.

There are ten coefficients (taps) each of 8 bits for the aux channel (CHAUX). The addresses for the auxiliary coefficients 0 to 9 are 16 to 25<sub>dec</sub> respectively.

There are 2 banks of coefficients for both the aux and the main data channels, namely the 'buffer', and the 'active' banks. The microcontroller writes only to the 'buffer' banks, and reads only from the 'active' banks.

The microcontroller can poll the digital equalizer status bit BKSW to see when the switch occurs. BKSW starts life LOW, goes HIGH as a result of the bank switching and goes LOW as result of the complete value of a main data coefficient being received by the digital equalizer.

The microcontroller sets  $\mu$ CS HIGH before sending the new set of aux or main data coefficients, the digital equalizer resets it once the bank switch occurs.

The actual FIR coefficients that are used are a function of the tape head, read amplifier and type of tape (i.e. pre-recorded or own recorded) used, such information is outside of the scope of this data sheet.

Coefficient address counter (COEFCNT)

This 5 bit counter is used to point to the FIR coefficient to be transferred to or from the digital equalizer.

Table 12 Coefficient address counter.

| BIT     | 7 | 6 | 5 | 4   | 3   | 2   | 1   | 0   |
|---------|---|---|---|-----|-----|-----|-----|-----|
| Meaning | - | - | _ | CC4 | CC3 | CC2 | CC1 | CC0 |
| Default | 0 | 0 | 0 | 0   | 0   | 0   | 0   | 0   |

### Pin explanations and interfacing to other hardware

### RESET

This is an active HIGH input which resets the SAA3323 and brings it into its default mode, DPAP. This reset does not affect the contents of the FIR filter coefficients in the digital equalizer. This should be connected to the system reset, which can be driven by the microcontroller. The duration of the reset pulse should be at least 15  $\mu$ s.

#### SLEEP

This pin is an active HIGH input which puts the SAA3323 in a low power consumption SLEEP mode. This pin should be connected to the DCC SLEEP signal, which can be driven by the microcontroller. The CLK24 clock may be stopped and the VREFP and VREFN inputs brought to ground while the SAA3323 is in 'sleep' mode to further reduce power consumption. When recovering from sleep

mode, the SLEEP pin should be taken LOW and the SAA3323 reset.

#### CLK24

This is the 24.576 MHz clock input and should be connected directly to the SAA2003 (pin CLK24).

#### **Sub-band serial PASC interface connections**

The timing for the sub-band serial PASC interface is given in Figs 5 to 7.

**SAA3323** 



**SAA3323** 



**SAA3323** 



#### **SBMCLK**

This is the sub-band master clock input for the sub-band serial PASC interface. The frequency of this signal is nominally 6.144 MHz. When the SAA3323 is used with SAA2003 this pin is tied to ground, and the TFE settings bit 'DRPMAS' set to logic 1.

### **SBDIR**

This output pin is the sub-band serial PASC bus direction signal, it indicates the direction of transfer on the sub-band serial PASC bus. This pin connects directly to the SBDIR pin on the SAA2003. The transfer directions are shown in Table 13.

Table 13 PASC bus transfer directions.

| SBDIR | DIRECTION                                  |
|-------|--------------------------------------------|
| 1     | SAA3323 to SAA2003 transfer (audio play)   |
| 0     | SAA2003 to SAA3323 transfer (audio record) |

#### **SBCL**

This input/output pin is the bit clock line for the sub-band serial PASC interface to the SAA2003. When used with SAA2003 this pin is input only. It has a nominal frequency of 768 kHz.

### **SBWS**

This input/output pin is the word select line for the sub-band serial PASC interface to the SAA2003. When used with SAA2003 this pin is input only. It has a nominal frequency of 12 kHz.

### **SBDA**

This input/output pin is the serial data line for the sub-band serial PASC interface to the SAA2003.

### **SBEF**

This active HIGH output pin is the error-per-byte line for the sub-band serial PASC interface to the SAA2003.

### Drive processor for DCC systems

**SAA3323** 

### URDA

This active HIGH output pin indicates that the main data (audio), the SYSINFO and the AUXILIARY data are NOT usable, regardless of the state of the corresponding reliability flags. The state of this pin is reflected in the URDA bit of STATUS byte 0, which can be read by the microcontroller. This pin should be connected directly to

the URDA pin of the SAA2003. URDA goes active as a result of a reset, a mode change from mode DRAR to DPAP, or if the SAA3323 has had to re-synchronize with the incoming data from tape.

The position of the first sub-band serial PASC bytes in a tape frame is shown in Figs 8 and 9.





### Drive processor for DCC systems

**SAA3323** 

#### **RAM** connections

The SAA3323 has been designed to operate with DRAMs and SRAMs. Suitable DRAMs are  $64K \times 4$ -bit or  $256K \times 4$ -bit configurations operating in page mode, with an access time of 80 to 100 ns. The timing for read, write and refresh cycles for DRAMs is shown in Figs 10 to 12. The timing for SRAMs is shown in Figs 13 to 19.

For fast SRAMs: (these values are subject to verification during characterization in). The conditions (most critical at the required  $V_{DD}$ ) are shown in Table 14.

Table 14 Fast SRAM conditions.

| CONDITION <sup>(1)</sup>  | TIME                      |
|---------------------------|---------------------------|
| Write pulse duration      | t <sub>W</sub> ≤ 140 ns   |
| Data set-up to rising WEN | t <sub>su</sub> ≤ 72 ns   |
| Write cycle time          | T <sub>cy</sub> ≤ 200 ns  |
| Read access time          | t <sub>ACC</sub> ≤ 240 ns |

#### Note

 The SAA3323 should work in: RType = '01'; RTim = '00' mode.

### A9/CAS

When SAA3323 is used with SRAM this output pin is Address line 9, and should be connected directly to the corresponding address pin on the SRAM. When SAA3323 is used with DRAM this output pin is the column address strobe (active LOW), it connects directly to the column address strobe pin of the DRAM.

### A10/RAS

When SAA3323 is used with SRAM this output pin is Address line 10, and should be connected to the corresponding address pin of the SRAM. When SAA3323 is used with DRAM this output pin is the row address strobe (active LOW), it connects directly to the row address strobe pin of the DRAM.

#### **OEN**

This output pin is the output enable (active LOW) for the RAM, it connects directly to the output enable pin of the RAM.

### **WEN**

This output pin is the write enable (active LOW) for the RAM, it connects directly to the write enable pin of the RAM.

#### **8A OT 0A**

When SAA3323 is used with DRAM these output pins are the multiplexed column and row address lines. When the  $64K \times 4$ -bit DRAM is used, pins A0 to A7 should be connected to the DRAM address input pins, and pin A8 should be left unconnected. When using the  $256K \times 4$ -bit DRAM the address pins A0 to A8 should be connected to the address input pins of the DRAM.

When SAA3323 is used with SRAM these are the lower address pins and should be connected directly to the SRAM address pins.

### A11

This output pin is the an address pin for the SRAM and when SRAM is used they should be connected directly to the address pins of the SRAM. When DRAM is used this pin should not be connected.

### A10 AND A12 TO A16

These output pins are the upper address pins for the SRAM and when SRAM is used they should be connected directly to the address pins of the SRAM. When DRAM is used or when the small SRAM is used all or some of these pins become available as Port expander outputs.

### Drive processor for DCC systems

**SAA3323** 

Table 15 Port expander outputs.

| PIN NAME  | P     | N      | PORT EXPANDER | CONDITIONS               |  |
|-----------|-------|--------|---------------|--------------------------|--|
| PIN NAME  | QFP80 | TQFP80 | OUTPUT        | CONDITIONS               |  |
| A14/PINO1 | 46    | 44     | PINO1         | RType = 00               |  |
| A13/PINO2 | 50    | 48     | PINO2         | RType = 00               |  |
| A16/PINO3 | 47    | 45     | PINO3         | RType = 00 or RType = 01 |  |
| A15/PINO4 | 48    | 46     | PINO4         | RType = 00 or RType = 01 |  |
| A12/PINO5 | 45    | 43     | PINO5         | RType = 00               |  |

### D0 TO D3

When SAA3323 is used with SRAM these I/O pins form the lower nibble of the data bus connection to the RAM, and should be connected to the corresponding data I/O pins of the SRAM. When SAA3323 is used with DRAM these input/output pins are the data lines for the RAM, they should be connected directly to the DRAM data I/O pins.

### D4 TO D7

These input/output pins are the upper nibble of the data bus for use with SRAM, and when SRAM is being used they should be connected directly to the corresponding SRAM I/O pins.



**SAA3323** 





### **SAA3323**





### **SAA3323**





**SAA3323** 





**SAA3323** 



Table 16 Timing values for Figs 10 to 12.

| SYMBOL           | VALUE (ns) |
|------------------|------------|
| t <sub>RP</sub>  | ≥110       |
| t <sub>RAS</sub> | ≥510       |
| t <sub>RCD</sub> | ≥70        |
| t <sub>CP</sub>  | ≥30        |
| t <sub>CAS</sub> | ≥100       |
| t <sub>ASR</sub> | ≥100       |
| t <sub>RAH</sub> | ≥25        |
| t <sub>ASC</sub> | ≥30        |
| t <sub>CAM</sub> | ≥100       |
| t <sub>DS</sub>  | ≥25        |
| t <sub>DH</sub>  | ≥100       |
| t <sub>WCS</sub> | ≥30        |
| t <sub>WCH</sub> | ≥100       |
| t <sub>RAC</sub> | ≤160       |
| t <sub>CAC</sub> | ≤80        |

Table 17 Timing values for Figs 13 to 17.

| SYMBOL          | VALUE (ns) |
|-----------------|------------|
| t <sub>WP</sub> | ≥140       |
| t <sub>AW</sub> | ≥180       |
| t <sub>WC</sub> | ≥200       |
| t <sub>DW</sub> | ≥72        |
| t <sub>DM</sub> | ≥25        |
| t <sub>AA</sub> | ≤240       |
| t <sub>HC</sub> | ≥250       |

Table 18 Timing values for Figs 18 and 19.

| SYMBOL          | VALUE (ns) |
|-----------------|------------|
| t <sub>WP</sub> | ≥225       |
| t <sub>AW</sub> | ≥260       |
| t <sub>WC</sub> | ≥300       |
| t <sub>DW</sub> | ≥140       |
| t <sub>DM</sub> | ≥25        |
| t <sub>AA</sub> | ≤280       |

### Drive processor for DCC systems

**SAA3323** 

#### Read/write connections

#### **TCLOCK**

This output pin is the 3.072 MHz clock output for the read and write amplifiers, it should be connected directly to the WCLOCK pin of the write amplifier and to the RDCLK pin of the read amplifier.

### **RDMUX**

This input pin carries the time multiplexed analog tape channel signals from the read amplifier.

 $V_{ref(n)}$  AND  $V_{ref(p)}$ 

These are the lower and upper voltage reference inputs for the ADC in the digital equalizer part of SAA3323.

### **BIAS**

This pin defines a bias current for the ADC. It should be connected to the analog supply voltage  $V_{DDA}$  via a 47  $k\Omega$  resistor.

#### **RDSYNC**

This output line provides synchronization information for the read Amplifier data transfers. The relationship between TCLOCK, RDSYNC and the channel information carried by the RDMUX line is given in Fig.20. This pin should be connected directly to the RDSYNC pin of the read amplifier. When the digital equalizer in SAA3323 is in search mode this pin will be HIGH ensuring that only the AUX channel is processed by the SAA3323.

#### **WDATA**

This output pin is the multiplexed data and control line for the write amplifier. Figure 21 shows the manner in which this information is multiplexed onto WDATA. The WDATA pin should be connected directly to the WDATA pin of the write amplifier.





**SAA3323** 

### Tape deck capstan control connections

#### **SPEED**

This pin outputs a pulse width modulated signal that may be used for controlling the tape capstan of the deck.

### Operation of the SPEED control signal

Table 19 gives the sources that determine the duty factor of the SPEED signal. Note that the 3-state SPEED output may be put into high-impedance state by programming the TFE setting by bit HiZSpd.

Table 19 SPEED signal duty factor.

| MODE | μ <b>CSPD</b> | SOURCE FOR<br>SPEED DUTY<br>FACTOR |
|------|---------------|------------------------------------|
| DPAP | 0             | tape <sup>(1)</sup>                |
| DPAP | 1             | μC <sup>(2)</sup>                  |
| DPAR | 0             | tape <sup>(1)</sup>                |
| DPAR | 1             | μC <sup>(2)</sup>                  |
| DRAR | 0             | 50% <sup>(3)</sup>                 |
| DRAR | 1             | μC <sup>(2)</sup>                  |

### Notes

- "Tape" means that the duty factor has been calculated from the played back main data tape signal. When tape is the source for the duty factor of the SPEED signal, the type of regulation can be chosen with the TFE settings bits EnFReg and SelNBand.
- 2. " $\mu$ C" means that the microcontroller programs the duty factor via the SPDDTY register.
- 3. "50%" means that the duty factor is fixed at 50%.

**SAA3323** 



If EnFReg is programmed 'LOW' then there is phase regulation of the capstan speed. The period of the pulse width modulated SPEED signal is 41.66 μs. The SAA3323 performs a new calculation to determine the duty factor of SPEED once every 21.33 ms, giving a sampling rate of approximately 46.9 Hz. This calculation is basically a phase comparison between the incoming Main Data tape frame and an internally generated reference. The SPEED duty factor as a function of phase characteristic is shown in Fig.22. As shown the duty factor increases monotonously from approximately 9% when the incoming Main Data tape frame is 1.65 tape blocks (8.8 ms) too early up to 91% when it is 1.65 tape blocks (8.8 ms) too late. Outside of a ±2 tape blocks range the pulse width characteristic overflows and repeats itself forming a sawtooth pattern. The SAA3323 has an internal buffer of ±8.8 ms outside of which the phase information is invalid.

If EnFReg is programmed 'HIGH' then the above description is over-ridden with frequency information. If the incoming main data bit rate deviation from the nominal 96000 bits/s rate is less than the Phase Only Threshold (POT) then the control is as described above in the phase control description. If the deviation is more than the Frequency Only Threshold (FOT) then the SPEED information is gated with the phase information resulting in the SPEED signal being continuously HIGH or LOW while the condition continues. If the deviation is between the POT and the FOT then the frequency information is gated with the Phase information for 50% of the time.

The deviation thresholds POT and FOT are programmable via the TFE settings bit SelNBand.

Table 20 POT and FOT deviation thresholds.

| SelNBand | POT<br>(DEVIATION FROM NOMINAL) | FOT<br>(DEVIATION FROM NOMINAL) |
|----------|---------------------------------|---------------------------------|
| 0        | ±6%                             | ±9%                             |
| 1        | ±3%                             | ±4.5%                           |

### Drive processor for DCC systems

**SAA3323** 

If SLEEP is 'HIGH' then the state of the SPEED signal will be the state that it was in just before the SAA3323 went into sleep. Thus if SPEED was HIGH just before sleep it will stay HIGH during sleep. The same applies if it was LOW or if it was in 'high-Z' state. Note that a reset of the SAA3323 will take the SPEED signals out of 'high-Z' state.

### **Microcontroller connections**

### L3REF

This active LOW output pin indicates the start of a time segment, it goes LOW for  $5.2~\mu s$  once every 42.66~m s approximately and can be used for generating interrups for the microcontroller. If a re-synchronization occurs then the time between the occurrences van vary. This pin can be connected directly to the interrupt input of the microcontroller.

### L3CLK

This input pin is the clock line for the microcontroller interface.

### L3DATA

This input/output pin is the serial data line for the microcontroller interface.

### L3MODE

This input determines the type of transfer that is occurring between the microcontroller and the SAA3323. If L3MODE is LOW then a device address can be sent by the microcontroller. If L3MODE is HIGH then a data transfer may be occurring.

### L3INT

This pin carries interrupts from the digital equalizer module. It can also be programmed to reflect the state of the AENV, LABEL and VIRGIN signals.

Table 21 Timing values for Fig.23.

| SYMBOL                         | TIME <sup>(1)</sup>                                                        |
|--------------------------------|----------------------------------------------------------------------------|
| t <sub>W1</sub>                | $T + t_{su (L3MODE)} + t_{h (L3MODE)}$ ; $t_{w1} \ge 200 \text{ ns}$       |
| t <sub>d1</sub>                | T + $t_{su (L3MODE)}$ + $t_{h (L3CLK)}$ ; $t_{d1} \ge 200 \text{ ns}$      |
| t <sub>h2</sub>                | T + $t_{su (L3CLK)}$ + $t_{h (L3MODE)}$ ; $t_{h2} \ge 200 \text{ ns}$      |
| t <sub>d2</sub>                | T + $t_{su}$ (L3CLK) + $t_{d}$ (L3DATA); $t_{d2} \le 250$ ns               |
| t <sub>d5</sub>                | $0 \le t_{d5} \le 50 \text{ ns}$                                           |
| t <sub>cL</sub>                | T + $t_{su}$ (L3CLK) + $t_{h}$ (L3CLK); $t_{cL} \ge 200$ ns                |
| t <sub>cH</sub>                | T + $t_{su}$ (L3CLK) + $t_{h}$ (L3CLK); $t_{cH} \ge 200$ ns                |
| t <sub>su1</sub>               | T + $t_{su}$ (L3DATA) + $t_{h}$ (L3CLK); $t_{su1} \le 200$ ns              |
| t <sub>h1</sub>                | T + $t_{su (L3CLK)}$ + $t_{h (L3DATA)}$ ; $t_{h1} \le 35 \text{ ns}$       |
| t <sub>d3</sub>                | $2 \times T + t_{su (L3MODE)} + t_{d (L3DATA)}; t_{d3} \le 250 \text{ ns}$ |
| t <sub>h3</sub>                | T + $t_{h (L3CLK)}$ + $t_{d (L3DATA)}$ ; $t_{h3} \ge 50$ ns                |
| t <sub>d4</sub>                | $2 \times T + t_{su (L3CLK)} + t_{d (L3DATA)}; t_{d4} \le 410 \text{ ns}$  |
| t <sub>d4</sub> <sup>(2)</sup> | $3 \times T + t_{su (L3CLK)} + t_{d (L3DATA)}; t_{d4} \le 575 \text{ ns}$  |

#### Notes

- 1. T is the period of the master clock on the chip.
- t<sub>d4</sub> is the delay time between the last bit of a byte and first bit of the next byte, if no 'halt' is used.

**SAA3323** 





Preliminary specification



### Drive processor for DCC systems

**SAA3323** 

### SAA3323 test pins

#### TEST0 TO TEST3

These input pins are for test only, do not connect.

### **AZCHK**

This output pin indicates the occurrence of a tape channel sync symbol on tape channels TCH0 and TCH7, the distance between the pulses for the TCH0 and TCH7 channels gives a measure of the azimuth error between the tape and head alignment. Figure 25 shows the typical timing for this signal.

### **ERCOSTAT**

This output pin can be connected to a symbol error rate measurement system.

### Port expansion pins

#### PINI

This input pin is connected directly to the PINI bit in the status byte 1, it can be read by the microcontroller, and may be used for any CMOS level compatible input signals.

#### PINO<sub>1</sub>

This output pin is connected directly to the PINO1 bit of the TFE settings 0 register. The microcontroller can set or reset this pin.

#### PINO2 TO PINO5

Depending upon the type and the size of system RAM used, some or all of these Port expander output pins may be available, (please see Section "RAM connections" "A10 and A12 to A16" on interfacing to the RAM pins).

### **Supply pins**

 $V_{DD1}$  to  $V_{DD6}$ 

These are the supply pins, all of these pins must be connected. We recommend that each power supply pin pair (i.e.  $V_{DD1}$  to  $V_{SS1}$ ,  $V_{DD2}$  to  $V_{SS2}$ , etc.) be decoupled using a 22 nF capacitor as close as is physically possible to the pins of the SAA3323.

 $V_{SS1}$  TO  $V_{SS6}$ 

These are the supply ground pins, all of which must be connected.



**SAA3323** 

### $V_{DD7}$

This is the supply pin for the output buffers to the data lines of the system RAM. It should always be connected externally. Decouple this pin with a 22 nF capacitor to the  $V_{\rm SS7}$  pin.

### $V_{SS7}$

This is the ground supply pin for the output buffers of the data lines of the system RAM. This pin is connected

internally to all the supply ground pins ( $V_{SS1}$  to  $V_{SS6}$ ), however it should always be connected externally.

### **Auxiliary envelope detection**

#### **INTMASK**

INTMASK is a interrupt mask register. This register sets the mode of operation for the interrupt interface, and is writable only.

Table 22 Interrupt mask register.

| BIT     | 7   | 6   | 5                  | 4                   | 3                   | 2                  | 1                  | 0                  |
|---------|-----|-----|--------------------|---------------------|---------------------|--------------------|--------------------|--------------------|
| Meaning | BP1 | BP0 | Vup <sup>(1)</sup> | AEup <sup>(2)</sup> | AEdn <sup>(3)</sup> | Lup <sup>(4)</sup> | Ldn <sup>(5)</sup> | ECZ <sup>(6)</sup> |
| Default | 0   | 0   | 0                  | 0                   | 0                   | 0                  | 0                  | 0                  |

#### **Notes**

- 1.  $Vup \equiv rising edge of VIRGIN interrupt.$
- 2. AEup ≡ rising edge of AUX envelope interrupt.
- 3. AEdn ≡ falling edge of AUX envelope interrupt.
- 4. Lup = rising edge of LABEL interrupt.
- 5. Ldn = falling edge of LABEL interrupt.
- 6. ECZ ≡ AUX envelope counter has just reached zero interrupt.

### BP1 AND BP0 (BYPASS)

If any of the bypass bits are HIGH then the interrupts are not passed on to the microcontroller, instead the level of the corresponding signal is available an the interrupt pin.

Table 23 BP1 and BP0.

| В | Р | EFFECT OF BYPASS          |  |  |  |
|---|---|---------------------------|--|--|--|
| 1 | 0 | EFFECT OF BYPASS          |  |  |  |
| 0 | 0 | no bypass                 |  |  |  |
| 0 | 1 | LAB on L3INT pin; note 1  |  |  |  |
| 1 | 0 | AENV on L3INT pin; note 2 |  |  |  |
| 1 | 1 | VIR on L3INT pin; note 3  |  |  |  |

#### Notes

- LAB = LABEL (HIGH if a LABEL condition is detected in the envelope of the AUX channel).
- 2. AENV = envelope of the AUX channel (1 bit binary).
- VIR = VIRGIN (indicated by the total [continuous] absence of signal on the AUX channel).

The AUX envelope information is only valid when the digital equalizer is in search mode and when the tape speed is between the values of

3 to 48  $\times$  nominal tape speed. The timing relationships between the AUX channel input signal, AENV, LAB and VIR are shown in Figs 26 to 28. The delays  $t_{d1}$  and  $t_{d2}$  are between 0.25 and 0.5 $t_{AUX}$  (AUX envelope periods). The delays  $t_{d3}$ ,  $t_{d4}$ ,  $t_{d5}$  and  $t_{d6}$  are between 2 and 6 $t_{AUX}$  (AUX envelope periods).

When using the digital equalizer in search mode first program the digital equalizer to search mode, then program the INTMASK register.

#### MASK

If the BP1 and BP0 bits are LOW then the mask bits take effect. Any combination of the mask bits may be HIGH, enabling the corresponding interrupts. The interrupt pin L3INT is active LOW when used for interrupts and active HIGH when used for bypassing. So if it is not in bypass mode and at least one of the interrupts has occurred it will go LOW and stays LOW until DEQ status byte 0 has been read. Extra interrupts that occur after the first interrupt and before the DEQ status byte 0 is read are seen in the status register. Extra interrupts that occur after the status byte

### Drive processor for DCC systems

**SAA3323** 

has been read will generate a new interrupt. Interrupts that are already noted in the digital equalizer Status 0 are cleared by reading it.

Table 24 Digital equalizer STATUS0.

| BIT     | 7                   | 6    | 5                  | 4                   | 3                   | 2                  | 1                  | 0                  |
|---------|---------------------|------|--------------------|---------------------|---------------------|--------------------|--------------------|--------------------|
| Meaning | BKSW <sup>(1)</sup> | TEST | Vup <sup>(2)</sup> | AEup <sup>(3)</sup> | AEdn <sup>(4)</sup> | Lup <sup>(5)</sup> | Ldn <sup>(6)</sup> | ECZ <sup>(7)</sup> |

### **Notes**

- 1. BKSW (filter bank switched) indicates that the last main data coefficients sent to the digital equalizer have been activated.
- 2. Vup indicates whether an interrupt caused by the rising edge of VIRGIN has occurred.
- 3. AEup indicates whether an interrupt caused by the rising edge of AUX envelope has occurred.
- 4. AEdn indicates whether an interrupt caused by the falling edge of AUX envelope has occurred
- 5. Lup indicates whether an interrupt caused by the rising edge of LABEL has occurred.
- 6. Ldn indicates whether an interrupt caused by the falling edge of LABEL has occurred.
- 7. ECZ indicates that the AUX envelope counter has reached zero.





**SAA3323** 



Table 25 Digital equalizer STATUS1.

| BIT     | 7 | 6 | 5 | 4 | 3 | 2                  | 1                   | 0                  |
|---------|---|---|---|---|---|--------------------|---------------------|--------------------|
| Meaning | _ | _ | _ | _ | - | VIR <sup>(1)</sup> | AENV <sup>(2)</sup> | LAB <sup>(3)</sup> |

#### **Notes**

- 1. VIR gives the state of the VIRGIN signal.
- 2. AENV represents the state of the AENV signal.
- 3. LAB gives the state of the LAB signal.

AUX envelope count (AECNT) register

This 16 bit register is used for loading the AUX envelope counter and for reading the state of that counter, it is therefore readable and writable as 2 bytes. Least Significant Byte first.

Table 26 AECNT register.

| AECNT   | LEAST SIGNIFICANT BYTE |                |                |                |                |                       | MOST SIGNIFICANT BYTE |                       |                 |     |                 |                 |     |                 |                |                |
|---------|------------------------|----------------|----------------|----------------|----------------|-----------------------|-----------------------|-----------------------|-----------------|-----|-----------------|-----------------|-----|-----------------|----------------|----------------|
| BIT     | 7                      | 6              | 5              | 4              | 3              | 2                     | 1                     | 0                     | 7               | 6   | 5               | 4               | 3   | 2               | 1              | 0              |
| Meaning | 2 <sup>7</sup>         | 2 <sup>6</sup> | 2 <sup>5</sup> | 2 <sup>4</sup> | 2 <sup>3</sup> | <b>2</b> <sup>2</sup> | 2 <sup>1</sup>        | <b>2</b> <sup>0</sup> | 2 <sup>15</sup> | 214 | 2 <sup>13</sup> | 2 <sup>12</sup> | 211 | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> |

Search speed (SSPD) register

Search speed =  $\left(2^{SR}\right) \times \left(\frac{51.2}{SV}\right) \times \text{normal speed}$ 

Table 27 Search speed register.

| BIT     | 7                  | 6                  | 5                  | 4                  | 3                  | 2                  | 1                  | 0                  |
|---------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|--------------------|
| Meaning | SVF <sup>(1)</sup> | SV4 <sup>(2)</sup> | SV3 <sup>(2)</sup> | SV2 <sup>(2)</sup> | SV1 <sup>(2)</sup> | SV0 <sup>(2)</sup> | SR1 <sup>(3)</sup> | SR0 <sup>(3)</sup> |

### Notes

- 1. SVF speed validation flag, if HIGH then the search speed measurement is invalid.
- 2. SV4 to SV0 search speed value.
- 3. SR1 and SR0 search speed range.

### Drive processor for DCC systems

**SAA3323** 

### ANAEYE register

Table 28 ANAEYE register analog eye pattern selection register.

| BIT     | 7 | 6 | 5 | 4                  | 3                    | 2                    | 1                    | 0                    |
|---------|---|---|---|--------------------|----------------------|----------------------|----------------------|----------------------|
| Meaning | _ | _ | _ | AEN <sup>(1)</sup> | ACHN3 <sup>(2)</sup> | ACHN2 <sup>(2)</sup> | ACHN1 <sup>(2)</sup> | ACHN0 <sup>(2)</sup> |
| Default | 0 | 0 | 0 | 0                  | 0                    | 0                    | 0                    | 0                    |

### **Notes**

1. AEN analog eye pattern output enable. If this bit is LOW the Digital-to-Analog Converter (DAC) is switched off and the output is HIGH.

2. ACHN3 to ACHN0 select channel for analog eye output.

Table 29 ACHN3 to ACHN0 channel selections for analog eye output.

|   | A | CHN |   | CHANNEL ON ANAEYE |
|---|---|-----|---|-------------------|
| 3 | 2 | 1   | 0 | CHANNEL ON ANALTE |
| 0 | 0 | 0   | 0 | 0                 |
| 0 | 0 | 0   | 1 | 1                 |
| 0 | 0 | 1   | 0 | 2                 |
| 0 | 0 | 1   | 1 | 3                 |
| 0 | 1 | 0   | 0 | 4                 |
| 0 | 1 | 0   | 1 | 5                 |
| 0 | 1 | 1   | 0 | 6                 |
| 0 | 1 | 1   | 1 | 7                 |
| 1 | 0 | 0   | 0 | AUX               |

### T1sel register

Table 30 T1SEL register CHTST1 pin selection register.

| BIT     | 7 | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|---|------|------|------|------|------|------|------|
| Meaning | _ | T1F2 | T1F1 | T1F0 | T1C3 | T1C2 | T1C1 | T1C0 |
| Default | 0 | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Table 31 T1C3 to T1C0 CHTST1 pin channel selections.

|   | Т |   | CHANNEL ON CUTCT4 |                   |
|---|---|---|-------------------|-------------------|
| 3 | 2 | 1 | 0                 | CHANNEL ON CHTST1 |
| 0 | 0 | 0 | 0                 | 0                 |
| 0 | 0 | 0 | 1                 | 1                 |
| 0 | 0 | 1 | 0                 | 2                 |
| 0 | 0 | 1 | 1                 | 3                 |
| 0 | 1 | 0 | 0                 | 4                 |
| 0 | 1 | 0 | 1                 | 5                 |
| 0 | 1 | 1 | 0                 | 6                 |
| 0 | 1 | 1 | 1                 | 7                 |
| 1 | 0 | 0 | 0                 | AUX               |

### Drive processor for DCC systems

**SAA3323** 

Table 32 T1F2 to T1F0 CHTST1 pin function selections.

|   | T1F |                       | FUNCTION OF CHTST1 PIN     |  |  |
|---|-----|-----------------------|----------------------------|--|--|
| 2 | 1   | 0                     | FUNCTION OF CHISTI FIN     |  |  |
| 0 | 0   | 0                     | off; logic 0               |  |  |
| 0 | 0   | 1 digital eye pattern |                            |  |  |
| 0 | 1   | 0                     | sliced data                |  |  |
| 0 | 1   | 1                     | bit clock                  |  |  |
| 1 | 0   | 0                     | clock extraction frequency |  |  |

The digital eye pattern is in 8 bits two's complement notation, the sliced data and the bit clock give the current binary state of the corresponding signals, and the clock extraction frequency output is in 8 bits offset binary format. The timing diagrams for the digital eye pattern output and the clock extraction frequency output are shown in Fig.29.

### T2sel register

Table 33 T2SEL register CHTST2 pin selection register.

| BIT     | 7 | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|---------|---|------|------|------|------|------|------|------|
| Meaning | _ | T2F2 | T2F1 | T2F0 | T2C3 | T2C2 | T2C1 | T2C0 |
| Default | 0 | 0    | 0    | 0    | 0    | 0    | 0    | 0    |

Table 34 T2C3 to T2C0 CHTST2 pin channel selections.

|   |   |            | - ' |        |
|---|---|------------|-----|--------|
|   | T | CHANNEL ON |     |        |
| 3 | 2 | 1          | 0   | CHTST2 |
| 0 | 0 | 0          | 0   | 0      |
| 0 | 0 | 0          | 1   | 1      |
| 0 | 0 | 1          | 0   | 2      |
| 0 | 0 | 1          | 1   | 3      |
| 0 | 1 | 0          | 0   | 4      |
| 0 | 1 | 0          | 1   | 5      |
| 0 | 1 | 1          | 0   | 6      |
| 0 | 1 | 1          | 1   | 7      |
| 1 | 0 | 0          | 0   | AUX    |

**Table 35** T2F2 to T2F0 CHTST2 pin function selections.

| T2F |   |   | FUNCTION OF CHTST2 PIN     |
|-----|---|---|----------------------------|
| 2   | 1 | 0 | FUNCTION OF CHIST2 FIN     |
| 0   | 0 | 0 | off; logic 0               |
| 0   | 0 | 1 | digital eye pattern        |
| 0   | 1 | 0 | sliced data                |
| 0   | 1 | 1 | bit clock                  |
| 1   | 0 | 0 | clock extraction frequency |

### Drive processor for DCC systems

**SAA3323** 



Table 36 DEQSET digital equalizer settings.

| BIT     | 7 | 6 | 5 | 4 | 3 | 2                   | 1   | 0   |
|---------|---|---|---|---|---|---------------------|-----|-----|
| Meaning | _ | _ | _ | _ | _ | ACup <sup>(1)</sup> | DM1 | DM0 |
| Default | 0 | 0 | 0 | 0 | 0 | 0                   | 0   | 0   |

#### Note

1. ACup is the AUX envelope counter direction is up. This setting caused the AUX envelope counter increment or to decrement by 1 every rising edge of the AUX envelope signal AENV.

### DM1 and DM0

**Table 37** DM1 and DM0 digital equalizer mode of operation.

| D | М | MODE OF OPERATION OF  |
|---|---|-----------------------|
| 1 | 0 | DIGITAL EQUALIZER     |
| 0 | 0 | normal <sup>(1)</sup> |
| 0 | 1 | search <sup>(2)</sup> |
| 1 | 0 | off <sup>(3)</sup>    |
| 1 | 1 | off <sup>(3)</sup>    |

#### **Notes**

- In normal mode the main data channels and the AUX channel are processed (equalized), the AUX channel envelope information is not processed.
- 2. In search mode only the AUX channel is processed by the digital equalizer.
- Off means that the digital equalizer is put to sleep (low power), this can be used for example in portable recording equipment. RDSYNC is HIGH if off mode. Also note that the other digital equalizer registers are not addressable while the digital equalizer is in off mode.

# Drive processor for DCC systems

**SAA3323** 

CLKSET

Table 38 CLKSET clock extraction settings.

| BIT     | 7       | 6   | 5   | 4    | 3   | 2   | 1   | 0   |
|---------|---------|-----|-----|------|-----|-----|-----|-----|
| Meaning | LEAE(1) | FR1 | FR0 | GNOR | GE1 | GE0 | RD1 | RD0 |
| Default | 1       | 0   | 0   | 1    | 1   | 0   | 1   | 0   |

#### Note

1. LEAE (leakage enable): this setting enables a leakage function in the PLL clock extraction loop filter. This gives a slightly improved performance with high SER tapes at the cost of a slight decrease in dynamic performance. For home (static) applications program this bit to logic 1 and for portable applications to logic 0.

**Table 39** FR1 and FR0 clock extraction frequency range control.

| F | R | EFFECT ON PLL FREQUENCY |
|---|---|-------------------------|
| 1 | 0 | LOOP                    |
| 0 | 0 | range ±8%               |
| 0 | 1 | range ±16%              |
| 1 | 0 | range ±22%              |
| 1 | 1 | range ±28%              |

Note that in the (FR = 0) range the clock extraction stays in its normal range only, hence it does not enter the extended range.

Figure 30 shows the lock characteristic of the clock extraction PLL.

**Table 40** GNOR gain in normal frequency range mode of clock extraction.

| GNOR | EFFECT ON GAIN IN NORMAL RANGE             |
|------|--------------------------------------------|
| 0    | gain 2; for portable (mobile) applications |
| 1    | gain 1; for home (static) applications     |

**Table 41** GE1 and GE0 gain in extended frequency range mode of clock extraction.

| GE |   | EFFECT ON PLL GAIN IN EXTENDED |  |  |  |  |  |  |  |
|----|---|--------------------------------|--|--|--|--|--|--|--|
| 1  | 0 | RANGE                          |  |  |  |  |  |  |  |
| 0  | 0 | gain 2                         |  |  |  |  |  |  |  |
| 0  | 1 | gain 3                         |  |  |  |  |  |  |  |
| 1  | 0 | gain 4                         |  |  |  |  |  |  |  |
| 1  | 1 | gain 5; do not use             |  |  |  |  |  |  |  |



in two ways:

## Drive processor for DCC systems

**SAA3323** 

### RD1 and RD0 return delay

This is the delay before returning to normal mode after being in 'extended range mode' (i.e. the number of consecutive channel clock bit periods where the bit clock frequency falls within the normal range before the clock extraction returns to normal frequency mode).

Table 42 RD1 and RD0 return delay.

| R | D | DELAY IN BITS TO RETURN TO |
|---|---|----------------------------|
| 1 | 0 | NORMAL MODE                |
| 0 | 0 | 64                         |
| 0 | 1 | 128                        |
| 1 | 0 | 256                        |
| 1 | 1 | 512                        |

SYSINFO and AUX data offsets in the SAA3323

AUX data consists of 4 blocks of 36 bytes, one block being transferred in each (n) time segment.

The 128 bytes in each tape frame contain SYSINFO. The SYSINFO bytes can for convenience, be considered as being grouped into 4 SYSINFO blocks with: SYSBLK0  $\rightarrow$  SI0 to SI31, SYSBLK1  $\rightarrow$  SI31 to SI63, etc.

In modes DPAP and DRAR SYSINFO transfers may occur

- 1. 4 blocks of 36 bytes, one block being transferred to the SAA3323 in each time segment.
- 1 block of 128 bytes being transferred in time segment 1.

In mode DRAR SYSINFO must be transferred as 4 blocks of 32 bytes, one block in each segment.

Figures 31 to 34 show the offsets between the SYSINFO and AUX and the time segment counter, for the various modes of operation of the SAA3323.

Table 43 Block offsets with respect to time segment.

| MODE | DESCRIPTION                                                                                                                                                                                                       |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DPAP | SYSBLK = (SNUM + 3) MOD4; or read all 4 SYSINFO blocks when SNUM = logic 0; if AUX and main were recorded simultaneously then AUXBLK = (SNUM + 1) MOD4; else read and interpret 1 AUX block in each time segment. |
| DRAR | SYSBLK = SNUM; AUXBLK = (SNUM + 1) MOD4                                                                                                                                                                           |
| DPAR | SYSBLK = (SNUM + 3) MOD4; or read all 4 SYSINFO blocks when SNUM = logic 0                                                                                                                                        |

**SAA3323** 





**SAA3323** 





## Drive processor for DCC systems

**SAA3323** 

### Scratch pad RAM

The SAA3323 provides the microcontroller with a scratch pad RAM that the microcontroller can use for whatever it likes. The size of the scratch pad depends upon the size and type of RAM used with the SAA3323. The locations in

the scratch pad RAM may be written and read in 8 bit or 12 bit units.

The RAM may be viewed as having up to 4 quarters, the availability of these quarters for the scratch pad RAM is given in Table 44.

**Table 44** Availability of RAM quarters for the scratch pad RAM.

| RT | YPE | TYPE OF RAM USED       | AVAILABLE RAM QUARTERS YZ <sup>(1)</sup> |  |  |  |  |  |
|----|-----|------------------------|------------------------------------------|--|--|--|--|--|
| 1  | 0   | TIPE OF RAW USED       | AVAILABLE RAIN QUARTERS 1207             |  |  |  |  |  |
| 0  | 0   | DRAM 64K × 4           | 00                                       |  |  |  |  |  |
| 0  | 0   | DRAM 256K × 4          | 00, 01, 10 and 11                        |  |  |  |  |  |
| 0  | 1   | SRAM 32K × 8 fast      | 00                                       |  |  |  |  |  |
| 1  | 0   | SRAM 128K × 8 fast     | 00, 01, 10 and 11                        |  |  |  |  |  |
| 1  | 1   | SRAM (2×) 32K × 8 slow | 00                                       |  |  |  |  |  |
| 1  | 1   | SRAM 128K × 8 slow     | 00 and 10                                |  |  |  |  |  |

#### Note

In RAM quarter YZ = 00, the scratch pad is arranged as 6 pages, where each page consists of 7 columns × 64 rows.
The pages are numbered 0 to 5, the columns 1 to 7 and the rows 0 to 63.
This gives a total of (6 × 7 × 64) 2688 locations.

In each of the RAM quarters YZ = 01, 10 and 11 the scratch pad is arranged as 6 pages where each page consists of 8 columns  $\times$  448 rows. The pages are numbered **0 to 5**, the columns **0 to 7** and the rows **0 to 447**. This gives then a total of  $(6 \times 8 \times 448)$  21504 locations per RAM quarter YZ.

During communication with the scratch pad RAM, the RAM quarter YZ is chosen when sending the RDDRAC, RDWDRAC, WRDRAC or WRWDRAC commands to the TFE module.

Use of the scratch pad RAM outside the specified ranges is not allowed and it may upset the operation of the SAA3323.

As with SYSINFO and AUX transfers can occur at high speed at all times except the second half of time segment 0, that is when the status bit SLOWTFR is HIGH. When SLOWTFR is HIGH the microcontroller must poll the status bit RFBT to investigate when a transfer can occur.

Two addressing modes are available for the scratch pad, namely random access and auto-increment. For random access mode the address of each location is sent by the microcontroller to the SAA3323 before each location transfer. For auto-increment mode the address of the first location is sent by the microcontroller before the first location transfer, auto-incrementing of the row occurs then for all transfers until the end of the column.

The 8 bit transfers are initiated by the WRDRAC and RDDRAC commands, these transfers are each 1 byte per memory location, therefore the byte counter will increment after each byte transfer.

The 12 bit transfers are initiated by the WRDRAC and RDDRAC commands, these transfers are each 2 bytes per memory location. The first byte contains the 4 Most Significant Bits (MSBs) of the memory location in its 4 Least Significant Bits (LSBs) positions. The other bit positions being 'don't care'. The second byte contains the 8 LSBs of the memory location. The byte counter is incremented after the transfer of the second byte.

The RACCNT and BYTCNT registers are used for addressing the scratch pad.

For RAM quarter YZ = 00 the mapping of the scratch pad RAM address onto the RACCNT and BYTCNT registers is shown in Table 45.

# Drive processor for DCC systems

**SAA3323** 

**Table 45** Mapping of scratch pad RAM address for RAM quarter YZ = 00.

| REGISTER | REGISTER RACCNT |    |    |    |    |    | BYTCNT |   |    |    |    |    |    |    |    |
|----------|-----------------|----|----|----|----|----|--------|---|----|----|----|----|----|----|----|
| BIT      | 6               | 5  | 4  | 3  | 2  | 1  | 0      | 7 | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| Value    | P2              | P1 | P0 | C2 | C1 | C0 | 1      | 1 | R6 | R5 | R4 | R3 | R2 | R1 | R0 |

For The other three quarters of the RAM the mapping of the scratch pad RAM address onto the RACCNT and BYTCNT registers is shown in Table 46.

Table 46 Mapping of scratch pad RAM address for RAM quarter YZ = 01, 10 and 11.

| REGISTER | GISTER RACCNT |    |    |    |    |    |    | BYTCNT |    |    |    |    |    |    |    |
|----------|---------------|----|----|----|----|----|----|--------|----|----|----|----|----|----|----|
| BIT      | 6             | 5  | 4  | 3  | 2  | 1  | 0  | 7      | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
| Value    | P2            | P1 | P0 | C2 | C1 | C0 | R8 | R7     | R6 | R5 | R4 | R3 | R2 | R1 | R0 |

#### Mode changes

The possible mode changes for the TFE are shown in Table 47.

Table 47 Mode changes.

| CURRENT |      | NEW MODE |      |
|---------|------|----------|------|
| MODE    | DPAP | DRAR     | DPAR |
| DPAP    | _    | yes      | yes  |
| DRAR    | yes  | _        | no   |
| DPAR    | yes  | no       | _    |

TIMING FOR SAA3323 MODE CHANGES

### Mode change DPAP to DRAR

This mode change occurs at the end of the time segment in which the TFE module receives the new settings. Writing of the first Main and AUX data to tape starts at the start of the time segment 1 which occurs 2 'end of time segment 3' s after the mode change. The delay to writing to tape is approximately 222 ms, as shown in Fig.35.

If 'seamless appending' is required the new settings should be sent to the TFE module during time segment 2.

### Mode change DPAP to DPAR

This mode change occurs at the first end of time segment 2 after the TFE module receives the new settings. Output of AUX to tape begins at the start of the following time segment 1, (i.e. approximately 85.3 ms after the mode change), as shown in Fig.36.

### Mode change DRAR to DPAP

This mode change occurs at the first end of time segment 0 after the TFE module receives the new setting. Writing of Main and AUX data stops immediately after the mode change. The time segment jumps back to logic 0, URDA goes HIGH and stays HIGH for 5 time segments (i.e. approximately 213.3 ms) after which it goes LOW, as shown in Fig.37.

## Mode change DPAR to DPAP

This mode change occurs at the first end of time segment 0 after the TFE module receives the new setting. The writing of AUX data to tape stops immediately after the mode change. The first AUX read from tape can be expected during the following time segment 0 or 1 (i.e. approximately 128 to 170.67 ms after the mode change), as shown in Fig.38.

#### Mode change DPAP to search

This mode change occurs almost instantaneously, program the digital equalizer module in SAA3323 to go to search mode, then program the interrupt mask register to select the required type of interrupt.

#### Mode change search to DPAP

This mode change occurs almost instantaneously, program the interrupt mask register to disable interrupts program the digital equalizer module of SAA3323 to go to normal mode. A re-synchronization will most likely occur when as result of the data being read from tape, thus causing URDA to go HIGH.

## Drive processor for DCC systems

## **SAA3323**









**SAA3323** 

### **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL           | PARAMETER                     | CONDITIONS | MIN.       | MAX.                  | UNIT |
|------------------|-------------------------------|------------|------------|-----------------------|------|
| $V_{DD}$         | supply voltage                |            | 2.7        | 3.6                   | V    |
| VI               | input voltage                 | note 1     | -0.5       | V <sub>DD</sub> + 0.5 | V    |
| I <sub>I</sub>   | input current                 |            | -10        | +10                   | mA   |
| Vo               | output voltage                |            | tbf        | tbf                   | V    |
| Io               | output current                |            | -20        | +20                   | mA   |
| I <sub>DD</sub>  | supply current                |            | _          | 100                   | mA   |
| I <sub>SS</sub>  | supply current                |            | -100       | _                     | mA   |
| P <sub>tot</sub> | total power dissipation       |            | _          | 500                   | mW   |
| T <sub>stg</sub> | storage temperature           |            | <b>-55</b> | +150                  | °C   |
| T <sub>amb</sub> | operating ambient temperature |            | -40        | +85                   | °C   |
| V <sub>es1</sub> | electrostatic handling        | note 2     | -2000      | +2000                 | V    |
| V <sub>es2</sub> | electrostatic handling        | note 3     | -200       | +200                  | V    |

#### **Notes**

- 1. The input voltage must not exceed maximum supply voltage unless otherwise specified.
- 2. Equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.
- 3. Equivalent to discharging a 200 pF capacitor through a 0  $\Omega$  series resistor.

## **DC CHARACTERISTICS**

 $V_{DD}$  = 2.7 to 3.6 V;  $T_{amb}$  = -40 to +85 °C; unless otherwise specified.

| SYMBOL          | PARAMETER                   | CONDITIONS                                                                                                 | MIN.               | TYP. | MAX.               | UNIT |
|-----------------|-----------------------------|------------------------------------------------------------------------------------------------------------|--------------------|------|--------------------|------|
| Supply          |                             |                                                                                                            |                    |      | •                  | •    |
| V <sub>DD</sub> | supply voltage              |                                                                                                            | 2.7                | tbf  | 3.6                | V    |
| I <sub>DD</sub> | supply current              | digital plus analog;<br>see Fig.39                                                                         | _                  | 28.1 | _                  | mA   |
|                 |                             | inputs with internal pull-down to V <sub>SS</sub> ; all other inputs to V <sub>SS</sub> or V <sub>DD</sub> | _                  | _    | 100                | μА   |
| Inputs CL       | K24, L3CLK, L3MODE, PINI, S | LEEP and SBMCLK                                                                                            |                    | •    | •                  | •    |
| V <sub>IL</sub> | LOW level input voltage     |                                                                                                            | _                  | _    | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub> | HIGH level input voltage    |                                                                                                            | 0.7V <sub>DD</sub> | _    | _                  | V    |
| II              | input current               | $V_I = 0 \text{ V to } V_{DD};$ $T_{amb} = 25 \text{ °C}$                                                  | -10                | _    | +10                | μΑ   |
| Inputs TE       | ST0, TEST1 and TEST2        |                                                                                                            |                    |      |                    |      |
| V <sub>IL</sub> | LOW level input voltage     |                                                                                                            | _                  | _    | 0.3V <sub>DD</sub> | V    |
| V <sub>IH</sub> | HIGH level input voltage    |                                                                                                            | 0.7V <sub>DD</sub> | _    | _                  | V    |
| I <sub>I</sub>  | input current               | $V_I = V_{DD}$ ; $T_{amb} = 25  ^{\circ}C$                                                                 | 25                 | _    | 400                | μΑ   |

# Drive processor for DCC systems

SAA3323

| SYMBOL           | PARAMETER                                          | CONDITIONS                                                      | MIN.                  | TYP.               | MAX.               | UNIT      |
|------------------|----------------------------------------------------|-----------------------------------------------------------------|-----------------------|--------------------|--------------------|-----------|
| Input RES        | ET                                                 | -                                                               | <u>'</u>              | '                  |                    | <u>'</u>  |
| $V_{tLH}$        | positive-going threshold                           |                                                                 | _                     | _                  | 0.8V <sub>DD</sub> | V         |
| V <sub>tHL</sub> | negative-going threshold                           |                                                                 | 0.2V <sub>DD</sub>    | _                  | _                  | V         |
| V <sub>hys</sub> | hysteresis (V <sub>tLH</sub> to V <sub>tHL</sub> ) |                                                                 | _                     | 0.3V <sub>DD</sub> | _                  | V         |
| -                | ZCHK, CHTST1, CHTST2, EF<br>and WDATA              | RCOSTAT, L3INT, L3REF                                           | , MCLK, PINC          | 3, RDSYNC          | C, SBDIR, SB       | EF, URDA, |
| V <sub>OH</sub>  | HIGH level output voltage                          | I <sub>O</sub> = 1 mA                                           | V <sub>DD</sub> – 0.5 | _                  | _                  | V         |
| V <sub>OL</sub>  | LOW level output voltage                           | $I_O = -1 \text{ mA}$                                           | _                     | _                  | 0.4                | V         |
| Outputs A        | 0 to A8, A9/CAS, A10/RAS, 0                        | DEN and WEN                                                     |                       | •                  |                    | •         |
| V <sub>OH</sub>  | HIGH level output voltage                          | I <sub>O</sub> = 2 mA                                           | V <sub>DD</sub> – 0.5 | _                  | _                  | V         |
| V <sub>OL</sub>  | LOW level output voltage                           | I <sub>O</sub> = -2 mA                                          | _                     | _                  | 0.4                | V         |
| Outputs S        | PEED and PINO2                                     |                                                                 |                       |                    |                    |           |
| V <sub>OH</sub>  | HIGH level output voltage                          | I <sub>O</sub> = 1 mA                                           | V <sub>DD</sub> – 0.5 |                    |                    | V         |
| V <sub>OL</sub>  | LOW level output voltage                           | $I_O = -1 \text{ mA}$                                           |                       | _                  | 0.4                | V         |
| I <sub>OZ</sub>  | 3-state leakage current                            | $V_I = 0 \text{ V to V}_{DD};$ $T_{amb} = 25 \text{ °C}$        | -10                   | _                  | +10                | μΑ        |
| Inputs/out       | puts SBCL, SBDA and SBW                            |                                                                 |                       |                    |                    |           |
| V <sub>OH</sub>  | HIGH level output voltage                          | I <sub>O</sub> = 1 mA                                           | V <sub>DD</sub> – 0.5 |                    |                    | V         |
| V <sub>OL</sub>  | LOW level output voltage                           | I <sub>O</sub> = -1 mA                                          | _                     | _                  | 0.4                | V         |
| V <sub>IL</sub>  | LOW level input voltage                            | outputs in 3-state                                              | _                     | _                  | 0.3V <sub>DD</sub> | V         |
| V <sub>IH</sub>  | HIGH level input voltage                           | outputs in 3-state                                              | 0.7V <sub>DD</sub>    | _                  | _                  | V         |
| l <sub>OZ</sub>  | 3-state leakage current                            | $V_I = 0 \text{ V to V}_{DD};$ $T_{amb} = 25 \text{ °C}$        | -10                   | _                  | +10                | μΑ        |
| Inputs/out       | puts A11 to A16 and L3DAT                          | A .                                                             | -                     |                    |                    |           |
| V <sub>OH</sub>  | HIGH level output voltage                          | I <sub>O</sub> = 2 mA                                           | V <sub>DD</sub> – 0.5 | _                  | _                  | V         |
| V <sub>OL</sub>  | LOW level output voltage                           | $I_O = -2 \text{ mA}$                                           | _                     | 1-                 | 0.4                | V         |
| V <sub>IL</sub>  | LOW level input voltage                            | outputs in 3-state                                              | _                     | _                  | 0.3V <sub>DD</sub> | V         |
| V <sub>IH</sub>  | HIGH level input voltage                           | outputs in 3-state                                              | 0.7V <sub>DD</sub>    | _                  | _                  | V         |
| I <sub>OZ</sub>  | 3-state leakage current                            | $V_I = 0 \text{ V to } V_{DD};$ $T_{amb} = 25 ^{\circ}\text{C}$ | -10                   | _                  | +10                | μΑ        |
| Inputs/out       | puts D0 to D7                                      | ·                                                               |                       |                    |                    |           |
| V <sub>OH</sub>  | HIGH level output voltage                          | I <sub>O</sub> = 4 mA                                           | V <sub>DD</sub> – 0.5 | _                  | _                  | V         |
| V <sub>OL</sub>  | LOW level output voltage                           | $I_O = -4 \text{ mA}$                                           | _                     | _                  | 0.4                | V         |
| V <sub>IL</sub>  | LOW level input voltage                            | outputs in 3-state                                              | _                     | _                  | 0.8                | V         |
| V <sub>IH</sub>  | HIGH level input voltage                           | outputs in 3-state                                              | 2                     | _                  | _                  | V         |
| I <sub>OZ</sub>  | 3-state leakage current                            | $V_I = 0 \text{ V to V}_{DD};$ $T_{amb} = 25 \text{ °C}$        | -10                   | _                  | +10                | μΑ        |

**SAA3323** 

## Average current consumption



## **AC CHARACTERISTICS**

 $V_{DD}$  = 2.7 to 3.6 V;  $T_{amb}$  = -40 to +85 °C;  $C_L$  = 10 pF on all outputs; see Fig.40; unless otherwise specified.

| SYMBOL              | PARAMETER         | CONDITIONS | MIN. | TYP.   | MAX. | UNIT |
|---------------------|-------------------|------------|------|--------|------|------|
| Clock inpu          | uts               |            |      |        |      |      |
| Cı                  | input capacitance |            | _    | _      | 10   | pF   |
| CLK24               | CLK24             |            |      |        |      |      |
| f <sub>CLK24</sub>  | clock frequency   |            | 24   | 24.576 | 25   | MHz  |
| t <sub>24L</sub>    | pulse width LOW   |            | 12   | _      | _    | ns   |
| t <sub>24H</sub>    | pulse width HIGH  |            | 12   | _      | _    | ns   |
| SBMCLK              | SBMCLK            |            |      |        |      |      |
| f <sub>SBMCLK</sub> | clock frequency   |            |      | 6.144  | 12.5 | MHz  |
| t <sub>SCL</sub>    | pulse width LOW   |            | 30   | _      | _    | ns   |
| t <sub>SCH</sub>    | pulse width HIGH  |            | 30   | _      | _    | ns   |

SAA3323

| SYMBOL            | PARAMETER                                         | CONDITIONS            | MIN.  | TYP.     | MAX.     | UNIT       |
|-------------------|---------------------------------------------------|-----------------------|-------|----------|----------|------------|
| Clock out         | put MCLK                                          |                       | .!    | !        | !        | '          |
| C <sub>L</sub>    | load capacitance                                  |                       | _     | _        | 20       | pF         |
| t <sub>d</sub>    | delay time from SLEEP HIGH to SLEEP active        |                       | _     | 20       | -        | ns         |
| f <sub>MCLK</sub> | clock frequency                                   |                       |       | 6.144    | 6.25     | MHz        |
| t <sub>MCL</sub>  | MCLK pulse width LOW                              |                       | 50    | _        | _        | ns         |
| t <sub>MCH</sub>  | MCLK pulse width HIGH                             |                       | 50    | _        | _        | ns         |
| t <sub>pd</sub>   | propagation delay time from rising edge of CLK24  |                       | _     | _        | 65       | ns         |
| Inputs            |                                                   |                       |       |          |          |            |
| Cı                | input capacitance                                 |                       | _     | _        | 10       | pF         |
| L3CLK, L3         | MODE AND RESET                                    |                       |       |          |          | •          |
| t <sub>su</sub>   | set-up time to rising edge of MCLK                |                       | 35    | _        | _        | ns         |
| t <sub>h</sub>    | hold time from rising edge of MCLK                |                       | 0     | _        | _        | ns         |
| PINI              |                                                   |                       | '     | '        | '        | '          |
| t <sub>su</sub>   | set-up time to rising edge of MCLK                |                       | 60    | _        | _        | ns         |
| t <sub>h</sub>    | hold time from rising edge of MCLK                |                       | 0     | _        | _        | ns         |
| Outputs           |                                                   | •                     |       |          |          |            |
| C <sub>L</sub>    | load capacitance                                  |                       | _     | _        | 20       | pF         |
| А0 то А8          |                                                   |                       | '     | <b>'</b> |          | - <b>'</b> |
| t <sub>pd</sub>   | propagation delay time from falling edge of CLK24 |                       | _     | _        | 50       | ns         |
| A9/CAS, A         | 10/RAS AND OEN                                    |                       | 1     | <b>-</b> | <u> </u> | 1          |
| t <sub>pd</sub>   | propagation delay time from falling edge of CLK24 |                       | _     | _        | 50       | ns         |
| t <sub>d</sub>    | delay time from SLEEP HIGH to SLEEP active        |                       | _     | 20       | -        | ns         |
| WEN               |                                                   |                       |       | · ·      | · ·      | 1          |
| t <sub>pd</sub>   | propagation delay time                            |                       |       |          |          |            |
|                   | from falling edge of CLK24                        |                       | _     | _        | 50       | ns         |
|                   | from falling edge of WEN to rising edge of CLK24  | long write pulse mode | _     | _        | 50       | ns         |
| t <sub>d</sub>    | delay time from SLEEP HIGH to SLEEP active        |                       | _     | 20       | -        | ns         |
| AZCHK, C          | HTST1, CHTST2, L3INT, PINO3, RDS                  | YNC, SBEF AND W       | /DATA | ·        | ·        |            |
| t <sub>pd</sub>   | propagation delay time from rising edge of MCLK   |                       | _     | _        | 45       | ns         |
| ERCOSTA           | T, L3REF, SBDIR, SPEED, PINO2, UR                 | DA AND TCLOK          | 1     |          |          | 1          |
| t <sub>pd</sub>   | propagation delay time from rising edge of MCLK   |                       | _     | -        | 55       | ns         |

SAA3323

| SYMBOL          | PARAMETER                                         | CONDITIONS       | MIN. | TYP. | MAX.     | UNIT |
|-----------------|---------------------------------------------------|------------------|------|------|----------|------|
| Inputs/out      | puts                                              |                  | !    | · !  | !        | '    |
| Cı              | input capacitance                                 |                  | _    | _    | 10       | pF   |
| C <sub>L</sub>  | load capacitance                                  |                  | _    | _    | 20       | pF   |
| A11 TO A1       | 6                                                 |                  |      |      | <u> </u> |      |
| t <sub>d</sub>  | delay time from SLEEP HIGH to SLEEP active        |                  | _    | 25   | _        | ns   |
| t <sub>pd</sub> | propagation delay time from falling edge of CLK24 |                  | _    | -    | 55       | ns   |
| D0 то D3        |                                                   |                  |      |      |          |      |
| t <sub>d</sub>  | delay time from SLEEP HIGH to SLEEP active        |                  | _    | 20   | -        | ns   |
| t <sub>su</sub> | set-up time to falling edge of CLK24              |                  | 5    | _    | _        | ns   |
| t <sub>h</sub>  | hold time from falling edge of CLK24              |                  | 15   | _    | _        | ns   |
| t <sub>pd</sub> | propagation delay time                            |                  |      |      |          |      |
|                 | from falling edge of CLK24                        |                  | _    | _    | 50       | ns   |
|                 | from rising edge of CLK24                         | early write mode | _    | _    | 50       | ns   |
| D4 TO D7        |                                                   |                  | •    |      |          |      |
| t <sub>d</sub>  | delay time from SLEEP HIGH to SLEEP active        |                  | _    | 25   | _        | ns   |
| t <sub>su</sub> | set-up time to falling edge of CLK24              |                  | 5    | _    | _        | ns   |
| t <sub>h</sub>  | hold time from falling edge of CLK24              |                  | 15   | _    | _        | ns   |
| t <sub>pd</sub> | propagation delay time                            |                  |      |      |          |      |
|                 | from falling edge of CLK24                        |                  | _    | _    | 50       | ns   |
|                 | from rising edge of CLK24                         | early write mode | _    | _    | 50       | ns   |
| L3DATA          |                                                   |                  |      |      | •        |      |
| t <sub>d</sub>  | delay time from SLEEP HIGH to SLEEP active        |                  | _    | 25   | _        | ns   |
| t <sub>su</sub> | set-up time to rising edge of MCLK                |                  | 35   | _    | _        | ns   |
| t <sub>h</sub>  | hold time from rising edge of MCLK                |                  | 0    | _    | _        | ns   |
| t <sub>pd</sub> | propagation delay time                            |                  |      |      |          |      |
|                 | from rising edge of MCLK                          |                  | _    | _    | 50       | ns   |
|                 | from L3MODE                                       |                  | _    | _    | 45       | ns   |
| SBCL AND        | SBWS                                              |                  |      | ·    | ,        |      |
| t <sub>d</sub>  | delay time from SLEEP HIGH to SLEEP active        |                  | _    | 25   | _        | ns   |
| t <sub>su</sub> | set-up time to rising edge of MCLK                |                  | 40   | _    | _        | ns   |
| t <sub>h</sub>  | hold time from rising edge of MCLK                |                  | 0    | _    | _        | ns   |
| t <sub>pd</sub> | propagation delay time                            |                  |      |      |          |      |
|                 | from rising edge of SBMCLK                        |                  | _    | _    | 60       | ns   |
|                 | from rising edge of MCLK (3-state control)        |                  | _    | _    | 55       | ns   |

# **SAA3323**

| SYMBOL          | PARAMETER                                       | CONDITIONS | MIN. | TYP. | MAX. | UNIT |
|-----------------|-------------------------------------------------|------------|------|------|------|------|
| SBDA            |                                                 |            |      |      |      |      |
| t <sub>d</sub>  | delay time from SLEEP HIGH to SLEEP active      |            | _    | 25   | _    | ns   |
| t <sub>su</sub> | set-up time to rising edge of MCLK              |            | 35   | _    | _    | ns   |
| t <sub>h</sub>  | hold time from rising edge of MCLK              |            | 0    | _    | _    | ns   |
| t <sub>pd</sub> | propagation delay time from rising edge of MCLK |            | _    | _    | 55   | ns   |



**SAA3323** 

## **ADC CHARACTERISTICS**

 $V_{DD}$  = 2.7 to 3.6 V;  $T_{amb}$  = -40 to +85 °C;  $C_L$  = 10 pF on TCLOCK output; see Fig.41; unless otherwise specified.

| SYMBOL              | PARAMETER                                            | CONDITIONS                     | MIN. | TYP. | MAX.                  | UNIT |
|---------------------|------------------------------------------------------|--------------------------------|------|------|-----------------------|------|
|                     | AC RDMUX ADC resolution                              |                                | _    | 8    | _                     | bits |
| V <sub>ref(p)</sub> | positive reference voltage                           |                                | _    | _    | V <sub>DD</sub> – 0.5 | V    |
| V <sub>ref(n)</sub> | negative reference voltage                           |                                | 0    | _    | _                     | V    |
| $\Delta V_{ref}$    | V <sub>ref(p)</sub> to V <sub>ref(n)</sub>           |                                | 2.0  | _    | _                     | V    |
| Z <sub>i</sub>      | input impedance                                      | $V_{ref(p)}$ to $V_{ref(n)}$   | 700  | 1200 | 1500                  | Ω    |
|                     |                                                      | $V_{ref(n)}$ to $V_{SS}$       | _    | 650  | _                     | Ω    |
| C <sub>I</sub>      | input capacitance (RDMUX)                            |                                | _    | _    | 15                    | pF   |
| I <sub>I</sub>      | input current                                        |                                | _    | _    | 90                    | μΑ   |
| DNL                 | differential non-linearity                           |                                | _    | _    | ±0.99                 | LSB  |
| S/(THD+N)           | signal-to-total harmonic distortion plus noise ratio | -20 dB (FS);<br>100 to 500 kHz | 24   | _    | _                     | dB   |
| Timing              |                                                      |                                | •    |      | •                     |      |
| T <sub>cy</sub>     | cycle time of CLK24                                  |                                | 40   | _    | _                     | ns   |
| t <sub>d1</sub>     | TCLOCK delay time from rising edge of CLK24          | C <sub>L</sub> = 10 pF         | _    | _    | 80                    | ns   |
| t <sub>su</sub>     | RDMUX set-up time to falling edge of CLK24           | Z <sub>source</sub> < 150 Ω    | 60   | _    | _                     | ns   |
| t <sub>h</sub>      | RDMUX hold time from falling edge of CLK24           |                                | 40   | _    | _                     | ns   |



# Drive processor for DCC systems

**SAA3323** 

## **DAC CHARACTERISTICS**

 $V_{DD}$  = 2.7 to 3.6 V;  $T_{amb}$  = -40 to +85 °C; unless otherwise specified.

| SYMBOL | PARAMETER                | CONDITIONS        | MIN. | TYP.                                          | MAX. | UNIT |
|--------|--------------------------|-------------------|------|-----------------------------------------------|------|------|
|        | DIGEYE/ANAEYE resolution |                   | _    | 6                                             | _    | bits |
| Vo     | ANAEYE output voltage    | $Z_L > 1 M\Omega$ | _    | (V <sub>DD</sub> – 1.1)<br>to V <sub>DD</sub> | _    | V    |

**SAA3323** 

## **PACKAGE OUTLINES**



**SAA3323** 



## Drive processor for DCC systems

**SAA3323** 

#### **SOLDERING**

#### Plastic quad flatpacks

BY WAVE

During placement and before soldering, the component must be fixed with a droplet of adhesive. After curing the adhesive, the component can be soldered. The adhesive can be applied by screen printing, pin transfer or syringe dispensing.

Maximum permissible solder temperature is 260  $^{\circ}$ C, and maximum duration of package immersion in solder bath is 10 s, if allowed to cool to less than 150  $^{\circ}$ C within 6 s. Typical dwell time is 4 s at 250  $^{\circ}$ C.

A modified wave soldering technique is recommended using two solder waves (dual-wave), in which a turbulent wave with high upward pressure is followed by a smooth laminar wave. Using a mildly-activated flux eliminates the need for removal of corrosive residues in most applications.

BY SOLDER PASTE REFLOW

Reflow soldering requires the solder paste (a suspension of fine solder particles, flux and binding agent) to be

applied to the substrate by screen printing, stencilling or pressure-syringe dispensing before device placement.

Several techniques exist for reflowing; for example, thermal conduction by heated belt, infrared, and vapour-phase reflow. Dwell times vary between 50 and 300 s according to method. Typical reflow temperatures range from 215 to 250 °C.

Preheating is necessary to dry the paste and evaporate the binding agent. Preheating duration: 45 min at 45 °C.

REPAIRING SOLDERED JOINTS (BY HAND-HELD SOLDERING IRON OR PULSE-HEATED SOLDER TOOL)

Fix the component by first soldering two, diagonally opposite, end pins. Apply the heating tool to the flat part of the pin only. Contact time must be limited to 10 s at up to 300 °C. When using proper tools, all other pins can be soldered in one operation within 2 to 5 s at between 270 and 320 °C. (Pulse-heated soldering is not recommended for SO packages.)

For pulse-heated solder tool (resistance) soldering of VSO packages, solder is applied to the substrate by dipping or by an extra thick tin/lead plating before package placement.

## Drive processor for DCC systems

**SAA3323** 

#### **DEFINITIONS**

| Data sheet status         |                                                                                       |
|---------------------------|---------------------------------------------------------------------------------------|
| Objective specification   | This data sheet contains target or goal specifications for product development.       |
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification     | This data sheet contains final product specifications.                                |
| Limiting values           |                                                                                       |

#### Limiting values

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### **Application information**

Where application information is given, it is advisory and does not form part of the specification.

#### LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.



The Digital Compact Cassette logo is a registered trade mark of Philips Electronics N.V.

# Philips Semiconductors – a worldwide company

**Argentina:** IEROD, Av. Juramento 1992 - 14.b, (1428) BUENOS AIRES, Tel. (541)786 7633, Fax. (541)786 9367

Australia: 34 Waterloo Road, NORTH RYDE, NSW 2113,

Tel. (02)805 4455, Fax. (02)805 4466

Austria: Triester Str. 64, A-1101 WIEN, P.O. Box 213, Tel. (01)60 101-1236, Fax. (01)60 101-1211

**Belgium:** Postbus 90050, 5600 PB EINDHOVEN, The Netherlands, Tel. (31)40 783 749, Fax. (31)40 788 399

Brazil: Rua do Rocio 220 - 5th floor, Suite 51, CEP: 04552-903-SÃO PAULO-SP, Brazil. P.O. Box 7383 (01064-970).

Tel. (011)821-2327, Fax. (011)829-1849

Canada: INTEGRATED CIRCUITS:

Tel. (800)234-7381, Fax. (708)296-8556 DISCRETE SEMICONDUCTORS: 601 Milner Ave, SCARBOROUGH, ONTARIO, M1B 1M8,

Tel. (0416)292 5161 ext. 2336, Fax. (0416)292 4477

Chile: Av. Santa Maria 0760, SANTIAGO, Tel. (02)773 816, Fax. (02)777 6730

Colombia: IPRELENSO LTDA, Carrera 21 No. 56-17, 77621 BOGOTA, Tel. (571)249 7624/(571)217 4609, Fax. (571)217 4549

Denmark: Prags Boulevard 80, PB 1919, DK-2300 COPENHAGEN S, Tel. (032)88 2636, Fax. (031)57 1949

Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. (9)0-50261, Fax. (9)0-520971

France: 4 Rue du Port-aux-Vins, BP317 92156 SURESNES Cedex,

Tel. (01)4099 6161, Fax. (01)4099 6427

Germany: PHILIPS COMPONENTS UB der Philips G.m.b.H., P.O. Box 10 63 23, 20043 HAMBURG, Tel. (040)3296-0, Fax. (040)3296 213.

Greece: No. 15, 25th March Street, GR 17778 TAVROS, Tel. (01)4894 339/4894 911, Fax. (01)4814 240

Hong Kong: PHILIPS HONG KONG Ltd., Components Div., 6/F Philips Ind. Bldg., 24-28 Kung Yip St., KWAI CHUNG, N.T., Tel. (852)424 5121, Fax. (852)428 6729

India: Philips INDIA Ltd, Components Dept,

Shivsagar Estate, A Block

Dr. Annie Besant Rd. Worli, Bombay 400 018 Tel. (022)4938 541, Fax. (022)4938 722

Indonesia: Philips House, Jalan H.R. Rasuna Said Kav. 3-4, P.O. Box 4252, JAKARTA 12950, Tel. (021)5201 122, Fax. (021)5205 189

Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. (01)640 000, Fax. (01)640 200

Italy: PHILIPS COMPONENTS S.r.I. Viale F. Testi, 327, 20162 MILANO Tel. (02)6752.3302, Fax. (02)6752 3300.

Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108, Tel. (03)3740 5028, Fax. (03)3740 0580

Korea: (Republic of) Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. (02)794-5011, Fax. (02)798-8022

Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA. SELANGOR, Tel. (03)750 5214, Fax. (03)757 4880

Mexico: Philips Components, 5900 Gateway East, Suite 200, EL PASO, TX 79905, Tel. 9-5(800)234-7381, Fax. (708)296-8556 Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB

Tel. (040)783749, Fax. (040)788399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND,

Tel. (09)849-4160, Fax. (09)849-7811

Norway: Box 1, Manglerud 0612, OSLO, Tel. (022)74 8000, Fax. (022)74 8341

Pakistan: Philips Electrical Industries of Pakistan Ltd., Exchange Bldg. ST-2/A, Block 9, KDA Scheme 5, Clifton, KARACHI 75600, Tel. (021)587 4641-49, Fax. (021)577035/5874546.

Philippines: PHILIPS SEMICONDUCTORS PHILIPPINES Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. (02)810 0161, Fax. (02)817 3474

Portugal: PHILIPS PORTUGUESA, S.A. Rua dr. António Loureiro Borges 5, Arquiparque - Miraflores, Apartado 300, 2795 LINDA-A-VELHA, Tel. (01)14163160/4163333, Fax. (01)14163174/4163366.

Singapore: Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. (65)350 2000, Fax. (65)251 6500

South Africa: S.A. PHILIPS Pty Ltd., Components Division, 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 7430 Johannesburg 2000, Tel. (011)470-5911, Fax. (011)470-5494.

Spain: Balmes 22, 08007 BARCELONA Tel. (03)301 6312, Fax. (03)301 42 43

Sweden: Kottbygatan 7, Akalla. S-164 85 STOCKHOLM, Tel. (0)8-632 2000, Fax. (0)8-632 2745

Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. (01)488 2211, Fax. (01)481 77 30

Taiwan: PHILIPS TAIWAN Ltd., 23-30F, 66, Chung Hsiao West Road, Sec. 1. Taipeh, Taiwan ROC, P.O. Box 22978, TAIPEI 100, Tel. (02)388 7666, Fax. (02)382 4382.

Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd., 209/2 Sanpavuth-Bangna Road Prakanong, Bangkok 10260, THAILAND, Tel. (662)398-0141, Fax. (662)398-3319

Turkey: Talatpasa Cad. No. 5, 80640 GÜLTEPE/ISTANBUL, Tel. (0212)279 2770, Fax. (0212)269 3094

United Kingdom: Philips Semiconductors Limited, P.O. Box 65, Philips House, Torrington Place, LONDON, WC1E 7HD, Tel. (071)436 41 44, Fax. (071)323 03 42

United States: INTEGRATED CIRCUITS:

811 East Arques Avenue, SUNNYVALE, CA 94088-3409,

Tel. (800)234-7381, Fax. (708)296-8556 DISCRETE SEMICONDUCTORS: 2001 West Blue Heron Blvd., P.O. Box 10330, RIVIERA BEACH, FLORIDA 33404, Tel. (800)447-3762 and (407)881-3200, Fax. (407)881-3300

Uruguay: Coronel Mora 433, MONTEVIDEO, Tel. (02)70-4044, Fax. (02)92 0601

For all other countries apply to: Philips Semiconductors, International Marketing and Sales, Building BAF-1, P.O. Box 218, 5600 MD, EINDHOVEN, The Netherlands, Telex 35000 phtcnl. Fax. +31-40-724825

© Philips Electronics N.V. 1994

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

513061/1500/01/pp56 Document order number: Date of release: May 1994 9397 732 30011

# **Philips Semiconductors**



